## **Analog Multipliers** #### NALOG MULTIPLIER BASICS in analog multiplier is a device having two input ports and an output port. The signal at the utput is the product of the two input signals. If both input and output signals are voltages, the ansfer characteristic is the product of the two voltages divided by a scaling factor, K, which has the dimension of voltage as shown in Figure 1. | Туре | V <sub>X</sub> | Vy | Vout | |-----------------|----------------|----------|----------| | Single Quadrant | Unipolar | Unipolar | Unipolar | | Two Quadrant | Bipolar | Unipolar | Bipolar | | Four Quadrant | Bipolar | Bipolar | Bipolar | Figure 1: Basic Analog Multiplier and Definition of Multiplier Quadrants From a mathematical point of view, multiplication is a "four quadrant" operation—that is to say nat both inputs may be either positive or negative, as may be the output. Some of the circuits sed to produce electronic multipliers, however, are limited to signals of one polarity. If both ignals must be unipolar, we have a "single quadrant" multiplier, and the output will also be nipolar. If one of the signals is unipolar, but the other may have either polarity, the multiplier is "two quadrant" multiplier, and the output may have either polarity (and is "bipolar"). The ircuitry used to produce one- and two-quadrant multipliers may be simpler than that required for our quadrant multipliers, and since there are many applications where full four quadrant nultiplication is not required, it is common to find accurate devices which work only in one or wo quadrants. An example is the AD539, a wideband dual two-quadrant multiplier which has a ingle unipolar $V_y$ input with a relatively limited bandwidth of 5 MHz, and two bipolar $V_y$ puts, one per multiplier, with bandwidths of 60 MHz. A block diagram of the AD539 is shown a Figure 2. Figure 2: AD539 Analog Multiplier Block Diagram The simplest electronic multipliers use logarithmic amplifiers. The computation relies on the fact that the antilog of the sum of the logs of two numbers is the product of those numbers as shown in Figure 3. Figure 3: Multiplication Using Log Amps The disadvantages of this type of multiplication are the very limited bandwidth and sing quadrant operation. A far better type of multiplier uses the "Gilbert Cell". This structure we invented by Barrie Gilbert in the late 1960s. (See References 1 and 2). #### GILBERT CELL MULTIPLER There is a linear relationship between the collector current of a silicon junction transistor and i transconductance (gain) which is given by $$dI_C / dV_{BE} = qI_C / kT$$ , where Eq. $I_C$ = the collector current, $V_{BE}$ = the base-emitter voltage, q = the electron charge (1.60219 × 10 $^{19}$ ), k = Boltzmann's constant (1.38062 × 10 $^{-23}$ ), T = the absolute temperature. This relationship may be exploited to construct a multiplier with a long-tailed pair of silice transistors, as shown in Figure 4. Figure 4: Basic Transconductance Multiplier This is a rather poor multiplier because (1) the Y input is offset by the $V_{BE}$ which changes not linearly with $V_Y$ ; (2) the X input is non-linear as a result of the exponential relationship betwee $I_C$ and $V_{BE}$ ; and (3) the scale factor varies with temperature. iilbert realized that this circuit could be linearized and made temperature stable by working wit urrents, rather than voltages, and by exploiting the logarithmic I<sub>C</sub>/V<sub>BE</sub> properties of transistors shown in Figure 5. The X input to the Gilbert Cell takes the form of a differential current, and Y input is a unipolar current. The differential X currents flow in two diode-connecte ransistors, and the logarithmic voltages compensate for the exponential V<sub>BE</sub>/I<sub>C</sub> relationship urthermore, the q/kT scale factors cancel. This gives the Gilbert Cell the linear transfer function $$\Delta I_c = \frac{\Delta I_x \ I_y}{I_x}$$ Eq. Figure 5: Basic Transconductance Multiplier us it stands, the Gilbert Cell has three inconvenient features: (1) its X input is a differential urrent; (2) its output is a differential current; and (3) its Y input is a unipolar current—so the ell is only a two quadrant multiplier. by cross-coupling two such cells and using two voltage-to-current converters as shown in Figur, we can convert the basic architecture to a four quadrant device with voltage inputs, such as the D534. At low and medium frequencies, a subtractor amplifier may be used to convert the ifferential current at the output to a voltage. Because of its voltage output architecture, the andwidth of the AD534 is only about 1 MHz, although the AD734, a later version, has andwidth of 10 MHz. Figure 6: AD534: A Four-Quadrant Translinear Multiplier In Figure 6, Q1A & Q1B, and Q2A & Q2B form the two core long-tailed pairs of the two Gilber cells, while Q3A and Q3B are the linearizing transistors for both cells. There is also a operational amplifier acting as a differential current to single-ended voltage converter, but fo higher speed applications, the cross-coupled collectors of Q1 and Q2 form a differential ope collector current output (as in the AD834 500 MHz multiplier). The translinear multiplier relies on the matching of a number of transistors and currents. This i easily accomplished on a monolithic chip. Even the best IC processes have some residual errors however, and these show up as four dc error terms in such multipliers (see Offset voltage on th X input shows up as feedthrough from the Y input. Offset voltage on the Y input shows up a feedthrough from the X input. Offset voltage on the Z input causes offset in the output signal and resistor mismatch causes gain error. In early Gilbert Cell multipliers, these errors had to be trimmed by means of resistors an potentiometers external to the chip, which was somewhat inconvenient. With modern analo processes, which permit the laser trimming of SiCr thin film resistors on the chip itself, it i possible to trim these errors during manufacture so that the final device has very high accuracy Internal trimming has the additional advantage that it does not reduce the high frequenc performance, as may be the case with external trimpots. Because the internal structure of the translinear multiplier is necessarily differential, the input are usually differential as well (after all, if a single-ended input is required it is not hard t ground one of the inputs). This is not only convenient in allowing common-mode signals to b rejected, it also permits more complex computations to be performed. The AD534 (show previously in Figure 6) is the classic example of a four-quadrant multiplier based on the Gilbert Cell. It has an accuracy of 0.1% in the multiplier mode, fully differential inputs, and a voltage output. However, as a result of its voltage output architecture, its bandwidth is only about 1 MHz. For wideband applications, the basic multiplier with open collector current outputs is used. The AD834 is an 8-pin device with differential X inputs, differential Y inputs, differential open collector current outputs, and a bandwidth of over 500 MHz. A block diagram is shown in Figure 7. Figure 7: AD834 500MHz Four-Quadrant Multiplier The AD834 is a true linear multiplier with a transfer function of $$I_{OUT} = \frac{V_x \cdot V_y}{1V \cdot 250\Omega}$$ Eq. 3 Its X and Y offsets are trimmed to $500~\mu V$ (3 mV max), and it may be used in a wide variety of applications including multipliers (broadband and narrowband), squarers, frequency doublers, and high frequency power measurement circuits. A consideration when using the AD834 is that, because of its very wide bandwidth, its input bias currents, approximately $50~\mu A$ per input, must be considered in the design of input circuitry lest, flowing in source resistances, they give rise to unplanned offset voltages. A basic wideband multiplier using the AD834 is shown in Figure 8. The differential output current flows in equal load resistors, R1 and R2, to give a differential voltage output. This is the simplest application circuit for the device. Where only the high frequency outputs are required, transformer coupling may be used, with either simple transformers or baluns. Figure 8: Basic Connections for the AD834 ## USING MULTIPLIERS WITH OP AMPS TO PERFORM ARITHMETIC FUNCTIONS Multipliers can be placed in the feedback loop of op amps to form several useful functions. Figure 9 illustrates the basic principle of analog computation that a function generator in a negative feedback loop computes the inverse function (provided, of course, that the function is monotonic over the range of operations). Figure 10 shows a multiplier and an op amp configured as a divider in both inverting and non-inverting mode. NOTE: FUNCTION MUST BE MONOTONIC OVER THE RELEVANT RANGE Figure 9: A Function Generator in a Negative Feedback Loop Generates the Inverse Function # Fundamentals of Phase Locked Loops (PLLs) ## UNDAMENTAL PHASE LOCKED LOOP ARCHITECTURE . phase-locked loop is a feedback system combining a voltage controlled oscillator (VCO) and hase comparator so connected that the oscillator maintains a constant phase angle relative to reference signal. Phase-locked loops can be used, for example, to generate stable output hig requency signals from a fixed low-frequency signal. igure 1A shows the basic model for a PLL. The PLL can be analyzed as a negative feedbac ystem using Laplace Transform theory with a forward gain term, G(s), and a feedback tern l(s), as shown in Figure 1B. The usual equations for a negative feedback system apply. Figure 1: Basic Phase Locked Loop (PLL) Model he basic blocks of the PLL are the *Error Detector* (composed of a *phase frequency detector* an *charge pump*), *Loop Filter*, *VCO*, and a *Feedback Divider*. Negative feedback forces the errorgaal, e(s), to approach zero at which point the feedback divider output and the reference equency are in phase and frequency lock, and $F_O = N_{FREF}$ . eferring to Figure 1, a system for using a PLL to generate higher frequencies than the input, th $^{\prime}$ CO oscillates at an angular frequency of $\omega_0$ . A portion of this signal is fed back to the error etector, via a frequency divider with a ratio 1/N. This divided down frequency is fed to on uput of the error detector. The other input in this example is a fixed reference signal. The error etector compares the signals at both inputs. When the two signal inputs are equal in phase an equency, the error will be constant and the loop is said to be in a "locked" condition. #### HASE FREQUENCY DETECTOR (PFD) igure 2 shows a popular implementation of a *Phase Frequency Detector* (PFD), basical possisting of two D-type flip flops. One Q output enables a positive current source; and the oth output enables a negative current source. Assuming that, in this design, the D-type flip flop ositive-edge triggered, the possible states are shown in the logic table. Figure 2: Phase/Frequency Detector (PFD) Driving Charge Pump (CP) consider now how the circuit behaves if the system is out of lock and the frequency at +IN nuch higher than the frequency at -IN, as shown in Figure 2A. Since the frequency at +IN nuch higher than that at -IN, the UP output spends most of its time in the high state. The fit ising edge on +IN sends the output high and this is maintained until the first rising edge occu n -IN. In a practical system this means that the output, and thus the input to the VCO, is driv igher, resulting in an increase in frequency at -IN. This is exactly what is desired. If t requency on +IN were much lower than on -IN, the opposite effect would occur. The output DUT would spend most of its time in the low condition. This would have the effect of driving VCO in the negative direction and again bring the frequency at -IN much closer to that IN, to approach the locked condition. igure 2B shows the waveforms when the inputs are frequency-locked and close to phase-loc ince +IN is leading -IN, the output is a series of positive current pulses. These pulses will te b drive the VCO so that the -IN signal become phase-aligned with that on +IN. When the ccurs, if there were no delay element between U3 and the CLR inputs of U1 and U2, it won the possible for the output to be in high-impedance mode, producing neither positive nor negation turrent pulses. This would not be a good situation. The VCO would drift until a significant phase error developed and started producing either ositive or negative current pulses once again. Over a relatively long period of time, the effect of his cycling would be for the output of the charge pump to be modulated by a signal that is a substarmonic of the PFD input reference frequency. Since this could be a low frequency signal, it would not be attenuated by the loop filter and would result in very significant spurs in the VCC output spectrum, a phenomenon known as the "backlash" or "dead zone" effect. The delay element between the output of U3 and the CLR inputs of U1 and U2 ensures that i loes not happen. With the delay element, even when the +IN and -IN are perfectly phase ligned, there will still be a current pulse generated at the charge pump output as shown in Figur C. The duration of this delay is equal to the delay inserted at the output of U3 and is known a he anti-backlash pulse width. Note that if the +IN frequency is lower than the -IN frequency and/or the +IN phase lags th -IN phase, then the output of the charge pump will be a series of negative current pulses—th everse of the condition shown in (A) and (B) in Figure 2. #### PRESCALERS n the classical Integer-N synthesizer, the resolution of the output frequency is determined by the ference frequency applied to the phase detector. So, for example, if 200 kHz spacing is equired (as in GSM phones), then the reference frequency must be 200 kHz. However, getting table 200 kHz frequency source is not easy. A sensible approach is to take a good crystal-base high frequency source and divide it down. For example, the desired frequency spacing could be chieved by starting with a 10 MHz frequency reference and dividing it down by 50. This pproach is shown in Figure 3A. Figure 3: Adding an Input Reference Divider and a Prescaler to the Basic PLL The "N counter," also known as the N divider, is the programmable element that sets the elationship between the input and output frequencies in the PLL. The complexity of the N counter has grown over the years. In addition to a straightforward N counter, it has evolved to nelude a *prescaler*, which can have a *dual modulus*. This structure has grown as a solution to the roblems inherent in using the basic divide-by-N structure to feed back to the phase detector when very high-frequency outputs are required. For example, let's assume that a 900 MHz output is required with 10 Hz spacing. A 10 MHz reference frequency might be used, with the R-Divider set at 1000. Then, the N-value in the feedback would need to be of the order of 90,000 This would mean at least a 17-bit counter capable of dealing with an input frequency of 900 MHz. To handle this range, it makes sense to precede the programmable counter with a fixed counter element to bring the very high input frequency down to a range at which standard CMOS vill operate. This counter, called a *prescaler*, is shown in Figure 3B. However, note that using a standard prescaler as shown reduces the system resolution to F1×P. This issue can be addressed by using a dual-modulus prescaler which has the advantages of a tandard prescaler, but without loss of resolution. A dual-modulus prescaler is a counter whose livision ratio can be switched from one value to another by an external control signal. It's use is lescribed shown in Figure 4. Figure 4: Adding a Dual Modulus Prescaler to the PLL By using the dual-modulus prescaler with an A and B counter, one can still maintain output esolution of F1. However, the following conditions must be met: - 1. The output signals of both counters are High if the counters have not timed out. - When the B counter times out, its output goes Low, and it immediately loads both counters to their preset values. The value loaded to the B counter must always be greater than that loaded to the A counter. Assume that the B counter has just timed out and both counters have been reloaded with the values A and B. Let's find the number of VCO cycles necessary to get to the same state again. As long as the A counter has not timed out, the prescaler is dividing down by P + 1. So, both the A and B counters will count down by 1 every time the prescaler counts (P + 1) VCO cycles. This means the A counter will time out after $((P + 1) \times A)$ VCO cycles. At this point the prescaler is switched to divide-by-P. It is also possible to say that at this time the B counter still has (B - A) cycles to go before it times out. How long will it take to do this: $((B - A) \times P)$ . The system is now back to the initial condition where we started. The total number of VCO cycles needed for this to happen is: $$N = [A \times (P+1)] + [(B-A) \times P]$$ = $AP + A + BP - AP$ = $BP + A$ . Therefore, $F_{OUT} = (F_{REF}/R) \times (BP + A)$ , as in Figure 4. There are many specifications to consider when designing a PLL. The input RF frequency range and the channel spacing determine the value of the R and N counter and the prescaler parameters. The loop bandwidth determines the frequency and phase lock time. Since the PLL is a negative feedback system, phase margin and stability issues must be considered. Spectral purity of the PLL output is specified by the phase noise and the level of the referencerelated spurs. Many of these parameters are interactive; for instance, lower values of loop bandwidth lead to reduced levels of phase noise and reference spurs, but at the expense of longer lock times and less phase margin. Because of the many tradeoffs involved, the use of a PLL design program such as the Analog Devices' ADIsimPLL<sup>TM</sup> allows these tradeoffs to be evaluated and the various parameters adjusted to fit the required specifications. The program not only assists in the theoretical design, but also aids in parts selection and determines component values. #### OSCILLATOR/PLL PHASE NOISE A PLL is a type of oscillator, and in any oscillator design, frequency stability is of critical importance. We are interested in both long-term and short-term stability. Long-term frequency tability is concerned with how the output signal varies over a long period of time (hours, days, or months). It is usually specified as the ratio, $\Delta f/f$ for a given period of time, expressed as a sercentage or in dB. Short-term stability, on the other hand, is concerned with variations that occur over a period of seconds or less. These variations can be random or periodic. A spectrum analyzer can be used to examine the short-term stability of a signal. Figure 5 shows a typical spectrum, with random and liscrete frequency components causing a broad skirt and spurious peaks. Figure 5: Oscillator Phase Noise and Spurs The discrete spurious components could be caused by known clock frequencies in the signal source, power line interference, and mixer products. The broadening caused by random noise luctuation is due to phase noise. It can be the result of thermal noise, shot noise, and/or flicker soise in active and passive devices. The phase noise spectrum of an oscillator shows the noise power in a 1 Hz bandwidth as a function of frequency. Phase noise is defined as the ratio of the noise in a 1 Hz bandwidth at a specified frequency offset, fm, to the oscillator signal amplitude at frequency f<sub>o</sub>. It is customary to characterize an oscillator in terms of its single-sideband phase noise as shown n Figure 6, where the phase noise in dBc/Hz is plotted as a function of frequency offset, $f_{\rm m}$ , with he frequency axis on a log scale. Note the actual curve is approximated by a number of regions, each having a slope of $1/f^{\rm X}$ , where x=0 corresponds to the "white" phase noise region (slope = 0 IB/decade), and x=1, corresponds to the "flicker" phase noise region (slope = -20 dB/decade). There are also regions where x=2, 3, 4, and these regions occur progressively closer to the carrier frequency. Figure 6: Phase Noise in dBc/Hz Versus Frequency Offset from Output Frequenc Note that the phase noise curve is somewhat analogous to the input voltage noise spectral densit of an amplifier. Like amplifier voltage noise, low 1/f corner frequencies are highly desirable is an oscillator. In some cases, it is useful to convert phase noise into time jitter. This can be done by basical integrating the phase noise plot over the desired frequency range. (See <u>Tutorial MT-00</u>: <u>Converting Oscillator Phase Noise to Time Jitter</u>). The ability to perform this conversion between phase noise and time jitter is especially useful when using the PLL output to drive a ADC sampling clock. Once the time jitter is known, its effect on the overall ADC SNR can be evaluated. The <u>ADIsimPLL™</u> program (to be discussed shortly) performs the conversion between phase noise and time jitter. #### FRACTIONAL-N PHASE LOCKED LOOPS Fractional-N PLLs have been utilized since the 1970s. As has been discussed, the resolution is the output of an integer-N PLL is limited to steps of the PFD input frequency as shown in Figur 7A, where the PFD input is 0.2 MHz. Fractional-N allows the resolution at the PLL output to be reduced to small fractions of the PF frequency as shown in Figure 7B, where the PFD input frequency is 1 MHz. It is possible to generate output frequencies with resolutions of 100s of Hz, while maintaining a high PF frequency. As a result the N-value is significantly less than for integer-N. Figure 7: Integer-N Compared to Fractional-N Synthesizer Since noise at the charge pump is multiplied up to the output at a rate of 20logN, significant improvements in phase noise are possible. For a GSM900 system, the fractional-N <u>ADF4252</u> offers phase noise performance of -103 dBc/Hz, compared with -93 dBc/Hz for the <u>ADF4106</u> integer-N PLL. Also offering a significant advantage is the lock-time improvement made possible by fractional-N. The PFD frequency set to 20 MHz and loop bandwidth of 150 kHz will allow the synthesizer to jump 30 MHz in less than 30 µs. Current base stations require two PLL blocks to ensure that LOs can meet the timing requirements for transmissions. With the super-fast lock times of fractional-N, future synthesizers will have lock time specs that allow the two "ping-pong" PLLs to be replaced with a single fractional-N PLL block. The downside of fractional-N PLLs is higher spurious levels. A fractional-N divide by 900.2 (See Figure 7B) consists of the N-divider dividing by 900 80% of the time, and by 901 20% of the time. The average division is correct, but the instantaneous division is incorrect. Because of this, the PFD and charge pump are constantly trying to correct for instantaneous phase errors. The heavy digital activity of the sigma-delta modulator, which provides the averaging function, creates spurious components at the output. The digital noise, combined with inaccuracies in matching the hard-working charge pump, results in spurious levels greater than those allowable by most communications standards. Only recently have fractional-N parts, such as the ADF4252, made the necessary improvements in spurious performance to allow designers to consider their use in traditional integer-N markets. #### SIMPLIFYING PLL DESIGN USING ADIsimPLLTM The ADIsimPLLTM software is a complete PLL design package which can be downloaded from the Analog Devices' website. The software has a user-friendly graphical interface, and a complete comprehensive tutorial for first-time users. Traditionally, PLL Synthesizer design relied on published application notes to assist in the design of the PLL loop filter. It was necessary to build prototype circuits to determine key performance parameters such as lock time, phase noise, and reference spurious levels. Optimization was accomplished by "tweaking" component values on the bench and repeating lengthy measurements. ADIsimPLL both streamlines and improves the traditional design process. Starting with the "new PLL wizard," a designer constructs a PLL by specifying the frequency requirements of the PLL, selecting an integer-N or fractional-N implementation, and then choosing from a library of PLL chips, library or custom VCO, and a loop filter from a range of topologies. The program designs a loop filter and displays key parameters including phase noise, reference spurs, lock time, lock detect performance, and others. ADIsimPLL operates with spreadsheet-like simplicity and interactivity. The full range of design parameters such as loop bandwidth, phase margin, VCO sensitivity, and component values can be altered with real-time updates of the simulation results. This allows the user to easily optimize the design for specific requirements. Varying the bandwidth, for example, enables the user to observe the tradeoff between lock time and phase noise in real-time, and with benchmeasurement accuracy. ADIsimPLL includes accurate models for phase noise, enabling reliable prediction of the synthesizer closed-loop phase noise. Users report excellent correlation between simulation and measurement. If required, the designer can work directly at the component level and observe the effects of varying individual component values. The basic design process using ADIsimPLL can be summarized as follows: - 1. Choose reference frequency, output frequency range, and channel spacing - 2. Select PLL chip from list - 3. Select VCO - 4. Select loop filter configuration - 5. Select loop filter bandwidth and phase margin - 6. Run simulation - 7. Evaluate time and frequency domain results - 8. Optimize ADIsimPLL works for integer-N or fractional-N PLLs, but does not simulate fractional-N spurs. Phase noise prediction for fractional-N devices assumes the device is operating in the "lowest phase noise" mode.